On-chip interconnection architecture of the tile processor D Wentzlaff, P Griffin, H Hoffmann, L Bao, B Edwards, C Ramey, ... IEEE micro 27 (5), 15-31, 2007 | 1245 | 2007 |
Tile64-processor: A 64-core soc with mesh interconnect S Bell, B Edwards, J Amann, R Conlin, K Joyce, V Leung, J MacKay, ... 2008 IEEE International Solid-State Circuits Conference-Digest of Technical …, 2008 | 862 | 2008 |
Computing in parallel processing environments PR Griffin, M Hostetter, A Agarwal, CC Miao, CD Metcalf, B Edwards, ... US Patent 8,738,860, 2014 | 431 | 2014 |
High performance, scalable multi chip interconnect CG Ramey, M Mattina US Patent 9,424,228, 2016 | 138 | 2016 |
Functional verification of a multiple-issue, out-of-order, superscalar Alpha processor—the DEC Alpha 21264 microprocessor S Taylor, M Quinn, D Brown, N Dohm, S Hildebrandt, J Huggins, C Ramey Proceedings of the 35th annual Design Automation Conference, 638-643, 1998 | 132 | 1998 |
Coupling integrated circuits in a parallel processing environment D Wentzlaff, CG Ramey, A Agarwal US Patent 7,539,845, 2009 | 108 | 2009 |
Tile-gx100 manycore processor: Acceleration interfaces and architecture C Ramey 2011 IEEE Hot Chips 23 Symposium (HCS), 1-21, 2011 | 103 | 2011 |
Tile processor: Embedded multicore for networking and multimedia A Agarwal, L Bao, J Brown, B Edwards, M Mattina, CC Miao, C Ramey, ... Hot Chips 19, 2007 | 83 | 2007 |
Method and system for managing a plurality of I/O interfaces with an array of multicore processor resources in a semiconductor chip C Ramey US Patent 7,552,241, 2009 | 74 | 2009 |
Silicon Photonics for Artificial Intelligence Acceleration: HotChips 32 C Ramey 2020 IEEE Hot Chips 32 Symposium (HCS), 1-26, 2020 | 70 | 2020 |
Photonic processing systems and methods D Bunandar, NC Harris, C Ramey US Patent 10,763,974, 2020 | 65 | 2020 |
Dual slot-mode NOEM phase shifter R Baghdadi, M Gould, S Gupta, M Tymchenko, D Bunandar, C Ramey, ... Optics Express 29 (12), 19113-19119, 2021 | 45 | 2021 |
Condensed router headers with low latency output port calculation IR Bratt, CG Ramey, M Mattina US Patent 8,572,353, 2013 | 37 | 2013 |
Coupling data in a parallel processing environment CG Ramey, D Wentzlaff, A Agarwal US Patent 7,636,835, 2009 | 36 | 2009 |
Mechanism for handling load lock/store conditional primitives in directory-based distributed shared memory multiprocessors MC Mattina, C Ramey, B Jung, J Leonard US Patent 7,620,954, 2009 | 31 | 2009 |
Photonic communication platform NC Harris, C Ramey, M Gould, T Graham, D Bunandar, R Braid, ... US Patent 11,036,002, 2021 | 30 | 2021 |
Computing in parallel processing environments CG Ramey, CD Metcalf US Patent App. 10/037,299, 2018 | 24* | 2018 |
Managing cache access and streaming data CC Miao, CD Metcalf, IR Bratt, CG Ramey US Patent App. 10/210,092, 2019 | 23* | 2019 |
Optically interfaced stacked memories and related methods and systems NC Harris, C Ramey US Patent 11,367,711, 2022 | 22 | 2022 |
Systems and methods for analog computing using a linear photonic processor D Bunandar, NC Harris, M Gould, C Ramey, T Lazovich US Patent 11,398,871, 2022 | 21 | 2022 |