A 3.6 mW, 90 nm CMOS gated-Vernier time-to-digital converter with an equivalent resolution of 3.2 ps P Lu, A Liscidini, P Andreani IEEE journal of solid-state circuits 47 (7), 1626-1635, 2012 | 156 | 2012 |
A 3.5–6.8GHz wide-bandwidth DTC-assisted fractional-N all-digital PLL with a MASH ΔΣ TDC for low in-band phase noise Y Wu, M Shahmohammadi, Y Chen, P Lu, RB Staszewski IEEE European Solid-State Circuits Conference 2016, 209-212, 2016 | 96 | 2016 |
A 2.2 ps 2-D Gated-Vernier Time-to-Digital Converter with Digital Calibration P Lu, Y Wu, P Andreani IEEE Transactions on Circuits and Systems II: Express Briefs 63 (11), 1019 …, 2016 | 72 | 2016 |
A 2-D GRO vernier time-to-digital converter with large input range and small latency P Lu, P Andreani, A Liscidini Analog Integrated Circuit and Signal Processing 76, 195-206, 2013 | 44 | 2013 |
A 2-D GRO vernier time-to-digital converter with large input range and small latency P Lu, P Andreani, A Liscidini Radio Frequency Integrated Circuits Symposium (RFIC), 2013 IEEE, 151-154, 2013 | 44 | 2013 |
Metastable-free output synchronization for multiple-chip systems and the like DF Pastorello, T Monk, P Lu, M Lu US Patent 10,511,312, 2019 | 27 | 2019 |
A 90nm CMOS digital PLL based on vernier-gated-ring-oscillator time-to-digital converter P Lu, Y Wu, P Andreani 2012 IEEE International Symposium on Circuits and Systems (ISCAS), 2593-2596, 2012 | 23 | 2012 |
A 103fsrms1.32mW 50MS/s 1.25MHz bandwidth two-step flash-ΔΣ time-to-digital converter for ADPLL Y Wu, P Lu, RB Staszewski 2015 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), 95-98, 2015 | 20 | 2015 |
A 90nm CMOS gated-ring-oscillator-based Vernier time-to-digital converter for DPLLs P Lu, P Andreani, A Liscidini 2011 Proceedings of the ESSCIRC (ESSCIRC), 459-462, 2011 | 19 | 2011 |
A Time-Domain 147fsrms 2.5-MHz Bandwidth Two-Step Flash-MASH 1-1-1 Time-to-Digital Converter With Third-Order Noise-Shaping and Mismatch Correction Y Wu, P Lu, RB Staszewski IEEE Transactions on Circuits and Systems I: Regular Papers 67 (8), 2532-2545, 2020 | 13 | 2020 |
A 5.4 GHz 90-nm CMOS digitally controlled LC oscillator with 21% tuning range, 1.1 MHz resolution, and 180dB FOM P Lu, H Sjoland 2008 NORCHIP, 223-226, 2008 | 13 | 2008 |
A 5GHz 90-nm CMOS all digital phase-locked loop P Lu, H Sjöland Analog integrated circuits and signal Processing 66, 49-59, 2011 | 12 | 2011 |
A 5GHz 90-nm CMOS all digital phase-locked loop P Lu, H Sjöland IEEE Asian Solid-State Circuit Conference (ASSCC), 65-68, 2009 | 12 | 2009 |
A 10-bit 563-fs step constant-slope digital-to-time converter in 40-nm CMOS with nonlinearity cancellation and range extension techniques Y Liu, H Gao, H Xu, P Lu, N Yan IEEE Transactions on Circuits and Systems I: Regular Papers 71 (2), 526-536, 2023 | 9 | 2023 |
A high-resolution Vernier Gated-Ring-Oscillator TDC in 90-nm CMOS P Lu, P Andreani NORCHIP 2010, 1-4, 2010 | 9 | 2010 |
Ultra-wideband transmitter design based on a new transmitted reference pulse cluster Y Huo, X Dong, P Lu ICT Express 3 (3), 142-147, 2017 | 8 | 2017 |
A 1-1 MASH 2-D vernier time-to-digital converter with 2nd-order noise shaping P Lu, P Andreani 2014 IEEE International Symposium on Circuits and Systems (ISCAS), 1324-1327, 2014 | 8 | 2014 |
A 90nm CMOS gated-ring-oscillator-based 2-dimension Vernier time-to-digital converter P Lu, P Andreani, A Liscidini NORCHIP 2012, 1-4, 2012 | 8 | 2012 |
An LC quadrature VCO with wide tuning range for TRPC-UWB application in 0.13-µm CMOS Y Huo, X Dong, P Lu 2014 12th IEEE International Conference on Solid-State and Integrated …, 2014 | 4 | 2014 |
A TRPC-UWB transmitter front-end based on wideband IQ modulator in 0.13-µm CMOS Y Huo, X Dong, P Lu 2014 12th IEEE International Conference on Solid-State and Integrated …, 2014 | 4 | 2014 |