Follow
Srini Chandrasekaran
Title
Cited by
Cited by
Year
USB device that provides power that is different from power prescribed in the USB standard
H Takahashi, H Sugita, K Sonobe, K Edogawa, T Kaneko, T Hoshino
US Patent 7,159,132, 2007
842007
Open-loop correction of duty-cycle error and quadrature phase error
S Chandrasekaran, GS Srinivas
US Patent 9,444,442, 2016
322016
Receiver clock test circuitry and related methods and apparatuses
S Chandrasekaran, K Desai
US Patent 9,071,407, 2015
282015
Reduction of current mismatch in PLL charge pump
HMS Fazeel, L Raghavan, C Srinivasaraman, M Jain
2009 IEEE Computer Society Annual Symposium on VLSI, 7-12, 2009
232009
Reference voltage generation in a single-ended receiver
S Chandrasekaran
US Patent 8,923,442, 2014
172014
Sub-sampling sigma-delta modulator for baseband processing
S Chandrasekaran, WC Black
Proceedings of the IEEE 2002 Custom Integrated Circuits Conference (Cat. No …, 2002
112002
Receiver clock test circuitry and related methods and apparatuses
S Chandrasekaran, K Desai
US Patent 9,537,617, 2017
52017
Receiver clock test circuitry and related methods and apparatuses
S Chandrasekaran, K Desai
US Patent 9,906,335, 2018
22018
Self-calibrating equalizer for optimal jitter performance using on-chip eye monitoring
S Chandrasekaran, K Desai, A Sendhil, W Ng
2011 24th Internatioal Conference on VLSI Design, 6-11, 2011
12011
Receiver clock test circuitry and related methods and apparatuses
S Chandrasekaran, K Desai
US Patent 9,294,262, 2016
2016
At-speed I/O Test for Fast Vref Optimization in High Speed Single-ended Memory Systems
S Mukherjee, S Chandrasekaran, GS EK, A Sendhil
2013 26th International Conference on VLSI Design and 2013 12th …, 2013
2013
The system can't perform the operation now. Try again later.
Articles 1–11