Follow
Jiaxin Liu
Title
Cited by
Cited by
Year
15.2 A 2.75-to-75.9 TOPS/W computing-in-memory NN processor supporting set-associate block-wise zero skipping and ping-pong CIM with simultaneous computation and weight updating
J Yue, X Feng, Y He, Y Huang, Y Wang, Z Yuan, M Zhan, J Liu, JW Su, ...
2021 IEEE International Solid-State Circuits Conference (ISSCC) 64, 238-240, 2021
1342021
A second-order noise-shaping SAR ADC with passive integrator and tri-level voting
H Zhuang, W Guo, J Liu, H Tang, Z Zhu, L Chen, N Sun
IEEE Journal of Solid-State Circuits 54 (6), 1636-1647, 2019
1112019
Energy‐efficient hybrid capacitor switching scheme for SAR ADC
L Xie, G Wen, J Liu, Y Wang
Electronics Letters 50 (1), 22-23, 2014
922014
A 13.5-ENOB, 107-μW noise-shaping SAR ADC with PVT-robust closed-loop dynamic amplifier
X Tang, X Yang, W Zhao, CK Hsu, J Liu, L Shen, A Mukherjee, W Shi, S Li, ...
IEEE Journal of Solid-State Circuits 55 (12), 3248-3259, 2020
902020
A 0.029-mm 2 17-fJ/Conversion-Step Third-Order CT ADC With a Single OTA and Second-Order Noise-Shaping SAR Quantizer
J Liu, S Li, W Guo, G Wen, N Sun
IEEE Journal of Solid-State Circuits 54 (2), 428-440, 2019
732019
9.3 A 40kHz-BW 90dB-SNDR Noise-Shaping SAR with 4× Passive Gain and 2nd-Order Mismatch Error Shaping
J Liu, X Wang, Z Gao, M Zhan, X Tang, N Sun
2020 IEEE International Solid-State Circuits Conference-(ISSCC), 158-160, 2020
722020
Low-power SAR ADC design: Overview and survey of state-of-the-art techniques
X Tang, J Liu, Y Shen, S Li, L Shen, A Sanyal, K Ragab, N Sun
IEEE Transactions on Circuits and Systems I: Regular Papers 69 (6), 2249-2262, 2022
632022
A 13-bit 0.005-mm2 40-MS/s SAR ADC With kT/C Noise Cancellation
J Liu, X Tang, W Zhao, L Shen, N Sun
IEEE Journal of Solid-State Circuits 55 (12), 3260-3270, 2020
562020
27.4 A 0.4-to-40MS/s 75.7 dB-SNDR fully dynamic event-driven pipelined ADC with 3-stage cascoded floating inverter amplifier
X Tang, X Yang, J Liu, W Shi, DZ Pan, N Sun
2021 IEEE International Solid-State Circuits Conference (ISSCC) 64, 376-378, 2021
552021
9.5 a 13.5 b-ENOB second-order noise-shaping SAR with PVT-robust closed-loop dynamic amplifier
X Tang, X Yang, W Zhao, CK Hsu, J Liu, L Shen, A Mukherjee, W Shi, ...
2020 IEEE International Solid-State Circuits Conference-(ISSCC), 162-164, 2020
512020
27.1 A 250kHz-BW 93dB-SNDR 4th-Order Noise-Shaping SAR Using Capacitor Stacking and Dynamic Buffering
J Liu, D Li, Y Zhong, X Tang, N Sun
2021 IEEE International Solid-State Circuits Conference (ISSCC) 64, 369-371, 2021
502021
An overview of noise-shaping SAR ADC: From fundamentals to the frontier
L Jie, X Tang, J Liu, L Shen, S Li, N Sun, MP Flynn
IEEE Open Journal of the Solid-State Circuits Society 1, 149-161, 2021
452021
A 90-dB-SNDR calibration-free fully passive noise-shaping SAR ADC with 4× passive gain and second-order DAC mismatch error shaping
J Liu, X Wang, Z Gao, M Zhan, X Tang, CK Hsu, N Sun
IEEE Journal of Solid-State Circuits 56 (11), 3412-3423, 2021
392021
A fully dynamic low-power wideband time-interleaved noise-shaping SAR ADC
H Zhuang, J Liu, H Tang, X Peng, N Sun
IEEE Journal of Solid-State Circuits 56 (9), 2680-2690, 2021
322021
Error-feedback mismatch error shaping for high-resolution data converters
J Liu, CK Hsu, X Tang, S Li, G Wen, N Sun
IEEE Transactions on Circuits and Systems I: Regular Papers 66 (4), 1342-1354, 2019
322019
18.2 a 16fJ/Conversion-step time-domain two-step Capacitance-to-Digital converter
X Tang, S Li, L Shen, W Zhao, X Yang, R Williams, J Liu, Z Tan, N Hall, ...
2019 IEEE International Solid-State Circuits Conference-(ISSCC), 296-297, 2019
322019
Energy‐efficient capacitor‐splitting DAC scheme with high accuracy for SAR ADCs
L Xie, J Su, J Liu, G Wen
Electronics Letters 51 (6), 460-462, 2015
312015
A 7-bit 900-MS/s 2-then-3-bit/cycle SAR ADC with background offset calibration
D Li, Z Zhu, J Liu, H Zhuang, Y Yang, N Sun
IEEE Journal of Solid-State Circuits 55 (11), 3051-3063, 2020
292020
16.5 A 13b 0.005mm2 40MS/s SAR ADC with kT/C Noise Cancellation
J Liu, X Tang, W Zhao, L Shen, N Sun
2020 IEEE International Solid-State Circuits Conference-(ISSCC), 258-260, 2020
292020
A 0.029MM2 17-FJ/Conv.-Step CT ADC with 2nd-Order Noise-Shaping SAR Quantizer
J Liu, S Li, W Guo, G Wen, N Sun
2018 IEEE symposium on VLSI circuits, 201-202, 2018
272018
The system can't perform the operation now. Try again later.
Articles 1–20